## Software Design Issues

General-Purpose Processor -Software

#### Introduction

#### General-Purpose Processor:

- ❖ Processor designed for a variety of computation tasks
- ❖ Low unit cost, in part because manufacturer spreads NRE over large numbers of units
  - ❖ Motorola sold half a billion 68HC05 microcontrollers in 1996 alone
- ❖ Carefully designed since higher NRE is acceptable
  - ❖Can yield good performance, size and power
- Low NRE cost, short time-to-market/prototype, high flexibility
   User just writes software; no processor design
- ❖ a.k.a. "microprocessor" "micro" used when they were implemented on one or a few chips rather than entire rooms

#### **Basic Architecture**

#### Control unit and datapath

Note similarity to singlepurpose processor

#### Key differences

- Datapath is general
- Control unit doesn't store the algorithm – the algorithm is "programmed" into the memory



## **Datapath Operations**

#### Load

Read memory location into register

#### ALU operation

❖ Input certain registers through ALU, store back in register

#### Store

Write register to memory location



#### **Control Unit**

Control unit: configures the datapath operations

 Sequence of desired operations ("instructions") stored in memory – "program"

Instruction cycle – broken into several sub-operations, each one clock cycle, e.g.:

- ❖ Fetch: Get next instruction into IR
- Decode: Determine what the instruction means
- Fetch operands: Move data from memory to datapath register
- Execute: Move data through the ALU
- Store results: Write data from register to memory



#### **Fetch**

- Get next instruction into IR.
- PC: program counter, always points to next instruction.
- ❖ IR: holds the fetched instruction



- Decode
  - ❖ Determine what the instruction means



#### Fetch operands

❖ Move data from memory to datapath register.



#### Execute

Move data through the ALU
This particular instruction
does nothing during this suboperation



#### Store results

- Write data from register to memory
- This particular instruction does nothing during this sub-operation



# Instruction Cycles





# Instruction Cycles





# Instruction Cycles





#### **Architectural Considerations**

- **❖** *N-bit* processor
  - ❖ N-bit ALU, registers, buses, memory data interface
  - ❖ Embedded: 8-bit, 16-bit, 32-bit common
  - ❖ Desktop/servers: 32-bit, even 64
- PC size determines address space



#### **Architectural Considerations**

#### Clock frequency:

- ❖ Inverse of clock period
- ❖ Must be longer than longest register to register delay in entire processor
- Memory access is often the longest



# Pipelining: Increasing Instruction Throughput



# Superscalar and VLIW(Very Long Instruction Word) Architectures

Performance can be improved by:

- **❖** Faster clock
- ❖ Pipelining: slice up instruction into stages, overlap stages
- ❖ *Multiple ALUs* to support more than one instruction stream.
- ❖ Both SuperScalar and VLIW are parallel architectural models.
- ❖ Both are capable of executing multiple instructions at one cycle.
- **A** Each uses different method of instruction scheduling.

#### Superscalar and VLIW Architectures

| Superscalar                                                             | VLIW                                       |
|-------------------------------------------------------------------------|--------------------------------------------|
| Scheduling of instruction is done dynamically at run time by processor. | It uses static scheduling of instructions. |
| Complex Hardware                                                        | Simpler Hardware                           |

## Two Memory Architectures

#### Princeton

Fewer memory wires.

#### Harvard

Simultaneous program and data memory access.



# Cache Memory

Memory access may be slow.

Cache is small but fast memory close to processor.

- ❖ Holds copy of part of memory
- Hits and misses



## Programmer's View

- ❖ Programmer doesn't need detailed understanding of architecture
  - ❖ Instead, needs to know what instructions can be executed.
- \* Two levels of instructions:
  - Assembly level
  - ❖ Structured languages (C, C++, Java, etc.)
- ❖ Most development today done using structured languages
  - ❖ But, some assembly level programming may still be necessary
  - ❖ Drivers: portion of program that communicates with and/or controls (drives) another device
    - ❖Often have detailed timing considerations, extensive bit manipulation
    - ❖ Assembly level may be best for these

# Assembly-Level Instructions

| Instruction 1 | opcode | operand1 | operand2 |  |
|---------------|--------|----------|----------|--|
| Instruction 2 | opcode | operand1 | operand2 |  |
| Instruction 3 | opcode | operand1 | operand2 |  |
| Instruction 4 | opcode | operand1 | operand2 |  |
|               |        |          |          |  |
|               |        |          |          |  |

#### **Instruction Set**

Defines the legal set of instructions for that processor

- ❖Data transfer: memory/register, register/register, I/O, etc.
- ❖ Arithmetic/logical: move register through ALU and back.
- ❖Branches: determine next PC value when not just PC+1

## A Simple (Trivial) Instruction Set

| Assembly instruct. | First byte |    | Second byte | Operation                              |  |
|--------------------|------------|----|-------------|----------------------------------------|--|
| MOV Rn, direct     | 0000       | Rn | direct      | Rn = M(direct)                         |  |
| MOV direct, Rn     | 0001       | Rn | direct      | M(direct) = Rn                         |  |
| MOV @Rn, Rm        | 0010       | Rn | Rm          | M(Rn) = Rm                             |  |
| MOV Rn, #immed.    | 0011       | Rn | immediate   | Rn = immediate                         |  |
| ADD Rn, Rm         | 0100       | Rn | Rm          | Rn = Rn + Rm                           |  |
| SUB Rn, Rm         | 0101       | Rn | Rm          | Rn = Rn - Rm                           |  |
| JZ Rn, relative    | 0110       | Rn | relative    | PC = PC+ relative<br>(only if Rn is 0) |  |
|                    | opcode     |    | operands    | (Offig II MI 13 O)                     |  |

# Addressing Modes



#### Sample Programs

| C program                        |                  | Equivalent assembly program                               |                                                             |  |
|----------------------------------|------------------|-----------------------------------------------------------|-------------------------------------------------------------|--|
|                                  | 0<br>1<br>2<br>3 | MOV R0, #0;<br>MOV R1, #10;<br>MOV R2, #1;<br>MOV R3, #0; | // total = 0<br>// i = 10<br>// constant 1<br>// constant 0 |  |
|                                  | Loop:            | JZ R1, Next;                                              | // Done if i=0                                              |  |
| int total = 0;                   | 5                | ADD R0, R1;                                               | // total += i                                               |  |
| for (int i=10; i!=0; i)          | 6                | SUB R1, R2;                                               | // i                                                        |  |
| total += i; // next instructions | 7                | JZ R3, Loop;                                              | // Jump always                                              |  |
| // Heat Histractions             | Next:            | // next instructions                                      |                                                             |  |

#### Try some others

- ❖ Handshake: Wait until the value of M[254] is not 0, set M[255] to 1, wait until M[254] is 0, set M[255] to 0 (assume those locations are ports).
- ❖ (Harder) Count the occurrences of zero in an array stored in memory locations 100 through 199.

# **Programmer Considerations**

- Program and data memory space
   Embedded processors often very limited
   e.g., 64 Kbytes program, 256 bytes of RAM (expandable)
- Registers: How many are there?Only a direct concern for assembly-level programmers
- ❖ I/O
  How communicate with external signals?
- Interrupts

#### **Operating System**

- ❖ Optional software layer providing low-level services to a program (application).
  - ❖ File management, disk access
  - Keyboard/display interfacing
  - Scheduling multiple programs for execution
     Or even just multiple threads from one program
  - Program makes system calls to the OS

## Development Environment

- Development processor
  - ❖ The processor on which we write and debug our programs. Usually a PC.
- Target processor
  - ❖ The processor that the program will run on in our embedded system.

    Often different from the development processor.



# Software Development Process



#### Running a Program

If development processor is different than target, how can we run our compiled code? Two options:

- Download to target processor
- Simulate

#### Simulation

- One method: Hardware description language
  - But slow, not always available
- Another method: Instruction set simulator (ISS)
  - Runs on development processor, but executes instructions of target processor

# Testing and Debugging



ISS

- Gives us control over time set breakpoints, look at register values, set values, step-by-step execution, ...
- But, doesn't interact with real environment

#### Download to board

- Use device programmer
- Runs in real environment, but not controllable

#### Compromise: emulator

- Runs in real environment, at speed or near
- Supports some controllability from the PC

# Different Types of Processor

Single Purpose Processor



General Purpose Processor



Application Specific Processor



# Different Types of Processor

| Single Purpose Processor                                                 | General Purpose Processor                                                                                            | Application Specific Processor                                                                                                                                                                                                   |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execute exactly one program.                                             | It is designed for variety of applications.                                                                          | Serves as a compromise between<br>the two processor which is<br>designed for a particular class of<br>applications with common<br>characteristics like digital signal<br>processing, telecommunication,<br>embedded control etc. |
| Program is hardwired into control logic.                                 | Covers the desired functionality, but not necessarily efficiently.                                                   | Designer can optimize the datapath according to application.                                                                                                                                                                     |
| Performance may be fast, size and power may be small, flexibility is low | Flexibility is high, distributes the NRE cost over many units, Performance may be fast, size and power may be large. | More flexibility, Good performance, Large Power and size(depends on application).                                                                                                                                                |
| Design time and NRE costs may be high.                                   | Design time and NRE cost are low.                                                                                    | Requires large NRE cost and design time.                                                                                                                                                                                         |

# Application-Specific Instruction-Set Processors (ASIPs)

#### General-purpose processors

- ❖ Sometimes too general to be effective in demanding application e.g., video processing − requires huge video buffers and operations on large arrays of data, inefficient on a GPP
- ❖ But single-purpose processor has high NRE, not programmable
- ASIPs targeted to a particular domain
  - ❖ Contain architectural features specific to that domain e.g., embedded control, digital signal processing, video processing, network processing, telecommunications, etc.
  - Still programmable

#### A Common ASIP: Microcontroller

#### For embedded control applications

- \* Reading sensors, setting actuators
- ❖ Mostly dealing with events (bits): data is present, but not in huge amounts e.g., VCR, disk drive, digital camera (assuming SPP for image compression), washing machine, microwave oven

#### Microcontroller features

- On-chip peripherals
   Timers, analog-digital converters, serial communication, etc.
   Tightly integrated for programmer, typically part of register space
- On-chip program and data memory
- ❖ Direct programmer access to many of the chip's pins
- ❖ Specialized instructions for bit-manipulation and other low-level operations

# Another Common ASIP: Digital Signal Processors (DSP)

#### For signal processing applications

- ❖ Large amounts of digitized data, often streaming
- ❖ Data transformations must be applied fast e.g., cell-phone voice filter, digital TV, music synthesizer

#### DSP features

- ❖ Several instruction execution units
- ❖ Multiple-accumulate single-cycle instruction, other instrs.
- Efficient vector operations e.g., add two arrays
  Vector ALUs, loop buffers, etc.

# Selecting a Microprocessor

#### **Issues**

- ❖ Technical: speed, power, size, cost
- ❖ Other: development environment, prior expertise, licensing, etc.
- Speed: how evaluate a processor's speed?
  - ❖ Clock speed but instructions per cycle may differ
  - ❖ Instructions per second but work per instr. may differ
  - ❖ Dhrystone: Synthetic benchmark, developed in 1984. Dhrystones/sec.
    - ❖MIPS: 1 MIPS = 1757 Dhrystones per second (based on Digital's VAX 11/780). A.k.a. Dhrystone MIPS. Commonly used today.
      - So, 750 MIPS = 750\*1757 = 1,317,750 Dhrystones per second
  - ❖ SPEC: set of more realistic benchmarks, but oriented to desktops
  - ❖ EEMBC EDN Embedded Benchmark Consortium, <u>www.eembc.org</u>
    - ❖ Suites of benchmarks: automotive, consumer electronics, networking, office automation, telecommunications

## General Purpose Processors

| Processor              | Clock speed                | Periph.                                          | Bus Width  | MIPS  | Power | Trans. | Price |
|------------------------|----------------------------|--------------------------------------------------|------------|-------|-------|--------|-------|
|                        | General Purpose Processors |                                                  |            |       |       |        |       |
| Intel PIII             | 1GHz                       | 2x16 K<br>L1, 256K<br>L2, MMX                    | 32         | ~900  | 97W   | ~7M    | \$900 |
| IBM<br>PowerPC<br>750X | 550 MHz                    | 2x32 K<br>L1, 256K<br>L2                         | 32/64      | ~1300 | 5W    | ~7M    | \$900 |
| MIPS<br>R5000          | 250 MHz                    | 2x32 K<br>2 way set assoc.                       | 32/64      | NA    | NA    | 3.6M   | NA    |
| StrongARM<br>SA-110    | 233 MHz                    | None                                             | 32         | 268   | 1W    | 2.1M   | NA    |
|                        |                            |                                                  | Microcontr | oller |       |        |       |
| Intel<br>8051          | 12 MHz                     | 4K ROM, 128 RAM, 32 I/O, Timer, UART             | 8          | ~1    | ~0.2W | ~10K   | \$7   |
| Motorola<br>68HC811    | 3 MHz                      | 4K ROM, 192 RAM,<br>32 I/O, Timer, WDT,<br>SPI   | 8          | ~.5   | ~0.1W | ~10K   | \$5   |
|                        | Digital Signal Processors  |                                                  |            |       |       |        |       |
| TI C5416               | 160 MHz                    | 128K, SRAM, 3 T1<br>Ports, DMA, 13<br>ADC, 9 DAC | 16/32      | ~600  | NA    | NA     | \$34  |
| Lucent<br>DSP32C       | 80 MHz                     | 16K Inst., 2K Data,<br>Serial Ports, DMA         | 32         | 40    | NA    | NA     | \$75  |

Sources: Intel, Motorola, MIPS, ARM, TI, and IBM Website/Datasheet; Embedded Systems Programming, Nov. 1998

#### Designing a General Purpose Processor

- Not something an embedded system designer normally would do
  - ❖ But instructive to see how simply we can build one top down
  - ❖ Remember that real processors aren't usually built this way
    - ❖ Much more optimized, much more bottom-up design



# Architecture of a Simple Microprocessor

- Storage devices for each declared variable
  - \* register file holds each of the variables.
- Functional units to carry out the FSMD operations
  - ❖ One ALU carries out every required operation.
- ❖ Connections added among the components' ports corresponding to the operations required by the FSM.
- Unique identifiers created for every control signal.



# A Simple Microprocessor



#### **Design Metrics**

- Unit Cost: The monetary cost of manufacturing each copy of the system, excluding NRE cost.
- ❖ NRE Cost (Non-Recurring Engineering cost): The one-time monetary cost of designing the system.
- ❖ Size: The physical space required by the system.
- ❖ Performance: The execution time or throughput of the system.
- ❖ Power: The amount of power consumed by the system.
- Flexibility: The ability to change the functionality of the system without incurring heavy NRE cost.
- ❖ Time-to-Market: The time required to develop the system to the point that it can be released and sold to customers.
- Time-to-Prototype: The time needed to build a working version of the system.
- ❖ Correctness: Our confidence that we have implemented the system's functionality correctly. We can check the functionality throughout the process of designing the system and we can insert test circuitry to check that the manufacturing was correct.
- ❖ Safety: The probability that the system will not cause harm.
- ❖ Maintainability: The ability to modify the system after its initial release.